Are you interested in learning how to effectively utilize Spartan®-6 or Virtex®-6 FPGA architectural resources? This course supports both experienced and less experienced FPGA designers who have already completed the Essentials of FPGA Design course. This course focuses on understanding as well as how to properly design for the primary resources found in these popular device families.
Topics covered include device overviews, CLB construction, DCM and PLL clocking resources, global, regional and I/O clocking techniques, memory, DSP, and source-synchronous resources. Memory controller support and the dedicated hardware resources available in each of the sub-families (EMAC, PCI Express® technology, and GTP transceivers) are also introduced.
This course also includes a detailed discussion about proper HDL coding techniques that enables designers to avoid common mistakes and get the most out of their FPGA. A combination of modules and labs allow for practical hands-on application of the principles taught.
Who should attend?For those who have taken the Essentials of FPGA Design course.
Essentials of FPGA Design course
- Intermediate VHDL or Verilog knowledge
Xilinx ISE Design Suite: Logic or System Edition 13.1
Architecture: Spartan-6 and Virtex-6 FPGAs
- Demo board: Spartan-6 FPGA SP605 board
Skills Gained: After completing this training, you will be able to:
After completing this training, you will be able to:
- Describe all the functionality of the 6-input LUT and the CLB construction of the Spartan-6 and Virtex-6 FPGAs
- Specify the CLB resources and the available slice configurations for the Spartan-6 and Virtex-6 FPGAs
- Define the block RAM, FIFO (Virtex-6 FPGA) and DSP resources available for Spartan-6 and Virtex-6 FPGAs
- Properly design for the I/O block and SERDES resources
- Identify the DCM (Spartan-6 FPGA), PLL, and clock routing resources included with each of these families
- Identify the features and supported memory controllers of the hard memory controller block for Spartan-6 FPGAs
- Identify the supported soft memory controllers for Virtex-6 FPGAs
- Properly code your HDL to get the most out of these devices
- Describe the additional dedicated hardware for all the Spartan-6 and Virtex-6 families
- Identify the features of the 7 series families
Lab 1: CLB Resources– Using XST, synthesize a 32-bit incrementer with terminal count logic and pipelining registers. Verify that the appropriate resources were used with the RTL and technology viewers included with XST. Use the FPGA Editor to inspect the implemented results.
Lab 2: DSP Resources– Using XST, synthesize and implement a wide MACC. Device usage will be verified via the FPGA Editor. Using the CORE Generator™ tool, construct, instantiate, and implement a wide pipelined multiplier. Verify the results with the FPGA Editor.
Lab3: I/O Resources– Using the ISE tools, complete the construction of the transmit SERDES datapath. Explore through simulation the behavior of the various blocks. Also use the FPGA Editor to explore the physical resources of the FPGA that are used for construction of a high-speed interface.
Lab 4: Clocking Resources– Using the Clocking Wizard, build and optimize the appropriate PLL, DCM, and clock
routing resources. Also instantiate these resources into the design. After the design is implemented, verify hardware usage with the FPGA Editor and explore other aspects of the silicon layout
1. Spartan-6 FPGA Overview
2. Virtex-6 FPGA Overview
3. CLB Architecture
4. HDL Coding Techniques
Lab 1: CLB Resources
5. Memory Resources
6. DSP Resources
Lab 2: DSP Resources
7. Basic I/O Resources
8. Spartan-6 FPGA I/O Resources
9. Virtex-6 FPGA I/O Resources
Lab 3: I/O Resources
10. Basic Clocking Resources
11. Spartan-6 FPGA Clocking Resources
12. Virtex-6 FPGA Clocking Resources
Lab 4:Clocking Resources
13. Memory Controllers
14. Dedicated Hardware